



Application note

## Getting started with hardware development for STM32N6 MCUs

#### Introduction

This document demonstrates how to use the STM32N6 MCUs and details the minimum hardware resources required to develop an application. It provides an overview of the development board hardware implementation, focusing on features such as power supply, package selection, clock management, reset control, boot mode settings, and debug management.

This document also includes reference design schematics, describing the main peripherals, interfaces, and power modes. It may refer to STM32N6 microcontrollers as STM32N6x5 and STM32N6x7 product lines.



## 1 General information

This document applies to the STM32N6 Arm®Cortex®-M55-based microcontrollers.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

#### **Reference documents**

The table below contains the main reference documents.

**Table 1. Reference documents** 

| Document type       | Document reference | Document title                                                                                                                                        |
|---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet           | DS14791            | Arm <sup>®</sup> Cortex <sup>®</sup> -M55, ST Neural-ART Accelerator, H264 encoder, Neo-Chrom 2.5D GPU, 4.2 Mbyte-contiguous SRAM (STM32N6 datasheet) |
| Errata sheet        | ES0620             | STM32N6 errata sheet                                                                                                                                  |
| Reference<br>manual | RM0486             | STM32N6 advanced Arm®-based 32-bit MCUs                                                                                                               |
| Programming manual  | PM0273             | STM32 Cortex®-M55 MCUs programming manual                                                                                                             |
| User manual         | UM3234             | How to proceed with boot ROM on STM32N6 MCUs                                                                                                          |
| Application note    | AN5946             | How to optimize low-power modes on STM32N6 MCUs                                                                                                       |
| Application note    | AN2867             | Guidelines for oscillator design on STM8AF/AL/S and STM32 MCUs/MPUs                                                                                   |
| Application note    | AN1709             | EMC design guide for STM8, STM32, and legacy MCUs                                                                                                     |
| Application note    | AN6000             | How to build the discrete power supply for STM32N6 MCUs                                                                                               |

AN5967 - Rev 2 page 2/44



## 2 Terminology

The table below defines the acronyms and other terms mentioned in this application note.

Table 2. Acronyms

| Acronym | Definition                                                                                                          |
|---------|---------------------------------------------------------------------------------------------------------------------|
| ADC     | Analog-to-digital converter                                                                                         |
| AHB     | Advanced high-performance bus                                                                                       |
| AXI     | Advanced extensible interface bus; by extension, the interconnect matrix based on AXI                               |
| BKPSRAM | Backup SRAM                                                                                                         |
| BSEC    | Boot and security controller (OTP interface)                                                                        |
| CM55    | Cortex®-M55 processor                                                                                               |
| CSI     | Camera serial interface                                                                                             |
| CSS     | Clock security system                                                                                               |
| DCMI    | Digital camera interface (parallel interface)                                                                       |
| DLYBSD  | Delay block for SDMMC; compensates external signal timings to reach the highest data rates                          |
| DMA     | Direct memory access; bus master that autonomously transfers data between peripheral and memory or between memories |
| EMC     | Electromagnetic compatibility                                                                                       |
| ETH     | Ethernet controller                                                                                                 |
| ESD     | Electrostatic discharge                                                                                             |
| EMI     | Electromagnetic interference                                                                                        |
| EXTI    | Extended interrupt and event controller                                                                             |
| FDCAN   | Controller area network with flexible data-rate; can also support time-triggered CAN                                |
| FMC     | Flexible memory controller                                                                                          |
| GPIO    | General-purpose input/output                                                                                        |
| GPU     | Graphic processing unit                                                                                             |
| HDMI    | High-definition multimedia interface                                                                                |
| HDP     | Hardware debug port                                                                                                 |
| HSE     | High-speed external crystal oscillator                                                                              |
| HSI     | High-speed internal oscillator                                                                                      |
| I2C     | Inter-IC bus                                                                                                        |
| I3C     | Improved I2C                                                                                                        |
| I2S     | Inter-IC sound                                                                                                      |
| IWDG    | Independent watchdog                                                                                                |
| JTAG    | Joint test action group (debug interface)                                                                           |
| LCD     | Liquid crystal display                                                                                              |
| LPTIM   | Low-power timer                                                                                                     |
| LSE     | Low-speed external crystal oscillator                                                                               |
| LSI     | Low-speed internal oscillator                                                                                       |
| MLCC    | Multi-layer ceramic capacitor                                                                                       |
| MSI     | Multispeed internal oscillator                                                                                      |
| XSPI    | Hexadata serial peripheral interface                                                                                |

AN5967 - Rev 2 page 3/44



| Acronym             | Definition                                                                                          |
|---------------------|-----------------------------------------------------------------------------------------------------|
| XSPIM               | XSPI IO manager                                                                                     |
| LTDC                | LDC TFT display controller                                                                          |
| NVIC                | Nested vector interrupt controller                                                                  |
| OTP                 | One-time programmable memory                                                                        |
| PCB                 | Printed circuit board                                                                               |
| PCI                 | PCI interface                                                                                       |
| PHY                 | Mixed-signal physical interface; adapts the internal logical level to a specific interface standard |
| PWR                 | Power control                                                                                       |
| RCC                 | Reset and clock control                                                                             |
| RETRAM              | Retention SRAM                                                                                      |
| RNG                 | Random number generator                                                                             |
| ROM                 | Read-only memory                                                                                    |
| RTC                 | Real-time clock                                                                                     |
| SAI                 | Serial audio interface                                                                              |
| SDMMC               | Secure digital and multimedia card interface; supports SD, MMC, eMMC, and SDIO protocols            |
| SMPS                | Switched-mode power supply                                                                          |
| SPDIF               | Sony/Philips digital interface format                                                               |
| SPI                 | Serial peripheral interface                                                                         |
| SRAM                | Static random access memory                                                                         |
| SW                  | Software                                                                                            |
| SWD                 | Serial wire debug                                                                                   |
| SWO                 | Single wire output; trace port                                                                      |
| SYSCFG              | System configuration                                                                                |
| TAMP                | Tamper detection IP                                                                                 |
| TIM                 | Timer                                                                                               |
| UART                | Universal asynchronous receiver transmitter                                                         |
| UCPD                | USB Type-C <sup>®</sup> power delivery controller                                                   |
| USART               | Universal synchronous/asynchronous receiver/transmitter                                             |
| USB                 | Universal serial bus                                                                                |
| USB HS USB Hi-Speed | USB 2.0 at 480 Mbit/s half-duplex                                                                   |
| USBPHYC             | USB physical interface control                                                                      |
| VREFBUF             | ADC voltage reference buffer                                                                        |
| WWDG                | Window watchdog                                                                                     |

AN5967 - Rev 2 page 4/44

## 3 Power supplies

The device is powered by multiple power supplies that must be connected to external decoupling capacitors. The system always requires a power supply on  $V_{DD}$  and  $V_{DDA18AON}$ .

Depending on the SMPS configuration mode,  $V_{DDA18PMU}$  and  $V_{DDSMPS}$  must be provided to start  $V_{DDCORE}$  and to allow all other independent supplies to power up ( $V_{DDA18ADC}$ ,  $V_{DDA18CSI}$ ,  $V_{DDA18PLL}$ ,  $V_{DDA18USB}$ ,  $V_{BAT}$ ,  $V_{DD33USB}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , and  $V_{DDIO5}$ ).



Figure 1. Power supply overview

3.1 Main power supplies

The main power supplies are the following:

- V<sub>DD</sub>: external power supply for I/Os (can be 1.8 V or 3.3 V typical)
- V<sub>DDA18AON</sub>: external power supply for analog blocks, such as reset, power management, and oscillators, and OTP memory (always needed ON) – 1.8 V typical

AN5967 - Rev 2 page 5/44



| Tahla | 3 1   | /lain | power | Sunn | عمناه |
|-------|-------|-------|-------|------|-------|
| IUDIC | O. 11 | nam   | PONCI | Jupp | 1103  |

| Symbol                | Parameter                      | Operating conditions | Min. | Тур. | Max.  | Unit |
|-----------------------|--------------------------------|----------------------|------|------|-------|------|
| V <sub>DDA18AON</sub> | Internal analog supply voltage |                      | 1.71 | 1.8  | 1.935 | V    |
| Van                   | I/Os supply voltage            | 1.8 V range          | 1.62 | 1.8  | 1.98  | V    |
| $V_{DD}$              | I/Os supply voltage            | 3.3 V range          | 3    | 3.3  | 3.6   | V    |

The V<sub>DDCORE</sub> is the third power supply to run functional hardware on STM32N6 devices.

V<sub>DDCORE</sub> is generated by SMPS, internally or externally. The power supplies are:

• V<sub>DDSMPS</sub>: external power supply for the SMPS step-down converter.

Note: This power supply must be tied to VSS when the SMPS is not used.

 V<sub>DDA18PMU</sub>: external analog power supply for the SMPS step-down converter - 1.8 V typical. This power supply can be connected to V<sub>DDSMPS</sub> through an inductor-based filter.

Note: This power supply must be tied to VSS when the SMPS is not used.

- V<sub>LXSMPS</sub>: step-down converter supply output
- V<sub>FBSMPS</sub>: step-down converter sense feedback
- V<sub>SSSMPS</sub>: separate step-down converter ground
- V<sub>DDCORE</sub>: digital core domain supply 0.8 V typical; dependent on V<sub>DD</sub> supply. V<sub>DD</sub> must be present <u>before</u>
   V<sub>DDCORE</sub>.

Note: V<sub>DDCSI</sub> must be connected to V<sub>DDCORE</sub> as 0.8 V typical power.

#### 3.2 Secondary power supplies

STM32N6 devices have the following secondary power supplies:

- V<sub>BAT</sub>: optional external power supply for backup domain when V<sub>DD</sub> is not present (V<sub>BAT</sub> mode). When no battery is used, this power supply must be connected to V<sub>DD</sub>.
- **V**<sub>DDIO2</sub>: external power supply for 22 I/Os (PO[5:0] and PP[15:0]); independent from any other power supply; dedicated to powering the XSPIM1 16-bit interface<sup>(1)</sup>.
- V<sub>DDIO3</sub>: external power supply for 13 I/Os (PN[12:0]); independent from any other supply; dedicated to the XSPIM2 8-bit interface<sup>(1)</sup>.
- **V**<sub>DDIO4</sub>: external power supply for 10 I/Os (PC[1], PC[12:6], and PH[9,2]); independent from any other supply; dedicated to the SDMMC1(eMMC) interface<sup>(1)</sup>.
- V<sub>DDIO5</sub>: external power supply for six I/Os (PC[0], PC[5:2], and PE[4]); independent from any other supply; dedicated to the SDMMC2 (SD-Card) interface<sup>(1)</sup>.
- USB power supply:
  - V<sub>DD33USB</sub>: external power supply for USB2 HS PHYs and USB Type-C<sup>®</sup> (CC1 and CC2 pins); independent from any other supply 3.3 V typical.
  - VDDA18USB: external analog power supply for USB HS PHYs 1.8 V typical.
- V<sub>DDA18CSI</sub>: external analog power supply for CSI D-PHY 1.8 V typical.
- V<sub>DDCSI</sub>: CSI PHY digital supply input 0.8 V typical.
- V<sub>DDA18PLL</sub>: external analog power supplies for PLLs 1.8 V typical.
- V<sub>DDA18ADC</sub>: external analog power supply for ADCs and voltage reference buffers; independent from any other supplies (1.8 V only).

Note: The ADC interface is 1.8 V only.

- V<sub>REF+</sub>: external reference voltage for ADCs, independent from any other supplies.
  - When the voltage reference buffer is enabled, the internal voltage reference buffer delivers VREF+ and VREF-.
  - When the voltage reference buffer is disabled, V<sub>REF+</sub> is delivered by an independent external reference supply.

AN5967 - Rev 2 page 6/44



- V<sub>SS</sub>: common ground for all supplies except the step-down converter and analog peripherals.
- V<sub>SSA</sub>: separate analog and reference voltage ground; must be connected externally to the same supply ground as V<sub>SS</sub> (1.8 V only).
- 1.  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , and  $V_{DDIO5}$  are independent. This means that each supply voltage can take any of the following voltage values at any time: 0 V (off), 1.8 V, or 3.3 V.

Note:

All ground pins (VSS, VSSA) must be connected to power planes. The following table must be used as a guideline only. Real count and values of capacitors can be adapted. This is dependent on various parameters, such as capacitor size and dielectric, PCB technology, and product power integrity simulations.

#### **Decoupling power figures**

The table below does not include capacitors on supply sources (such as LDO or SMPS) or external devices (such as SD-Card, eMMC, or flash memories).

Table 4. Power supply pins

| Supply pin | Ground reference pin | Decoupling and filtering                                                                                                                                                   | Comments                                   |
|------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| VDD        | VSS                  | n x 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                          | -                                          |
| VBAT       | VSS                  | 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                              | No decoupling cap if VBAT connected to VDD |
| VDD33USB   | VSS                  | 1 μF (MLCC, 6.3 V, X5R, ±20%)                                                                                                                                              | -                                          |
| VDDA18PMU  | VSSAPMU              | 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                              | VSSAPMU must be connected to VSS plane     |
| VDDSMPS    | VSSSMPS              | 2 x 10 μF (MLCC, 4V, X5R, ±20%)<br>+ 2 x 1 μF (MLCC, 6.3V, X5R, ±20%)<br>+ 2 x 100 nF (MLCC, 10V, X5R, ±10%)                                                               | VSSSMPS must be connected to VSS plane     |
| VLXSMPS    | VSSSMPS              | 1 μH ±20%, 1 MHz, $I_{Sat}$ > 3000 mA DC, resistance < 0.06 Ω (DFE201612P-1R0M or TFM322512ALVA1R0MTAA) + 2.2 nF (MLCC, 50V, X7R, ±10%) + 4 x 15 μF (MLCC, 6V3, X5R, ±20%) | VSSSMPS must be connected to VSS plane     |
| V08CAP     | VSS                  | 4.7 μF (MLCC, 6V3, X5R, ±20%)                                                                                                                                              | Internal backup regulator output pin       |
| VDDIO2     | VSS                  | n x 100 nF (MLCC, 10V, X5R, ±10%) <sup>(1)</sup>                                                                                                                           | -                                          |
| VDDIO3     | VSS                  | n x 100 nF (MLCC, 10V, X5R, ±10%) <sup>(1)</sup>                                                                                                                           | -                                          |
| VDDIO4     | VSS                  | n x 100 nF (MLCC, 10V, X5R, ±10%) <sup>(1)</sup>                                                                                                                           | -                                          |
| VDDIO5     | VSS                  | n x 100 nF (MLCC, 10V, X5R, ±10%) <sup>(1)</sup>                                                                                                                           | -                                          |
| VDDA18CSI  | VSS                  | 100 nF (MLCC, 10V, X5R, +/-10%)                                                                                                                                            | -                                          |
| VDDA18USB  | VSS                  | 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                              | -                                          |
| VDDA18ADC  | VSSA                 | 100 nF ( MLCC, 10V, X5R, ±10%)                                                                                                                                             | VSSA must be connected to VSS plane        |
| VDDA18AON  | VSSAON               | 100 nF ( MLCC, 10V, X5R, ±10%)                                                                                                                                             | VSSAON must be connected to VSS plane      |
| VDDA18PLL  | VSS                  | 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                              | -                                          |
| VREFP      | VSSA                 | 1 μF (MLCC, 6.3V, X5R, ±20%)                                                                                                                                               | VSSA must be connected to                  |
| VINLIF     | VOOA                 | + 100 nF (MLCC, 10V, X5R, ±10%)                                                                                                                                            | VSS plane                                  |
| VDDCORE    | VSS                  | n x 1 μF (MLCC, 6.3 V, X5R, ±20%) <sup>(2)</sup>                                                                                                                           | -                                          |
| VDDCSI     | VSS                  | 1 μF (MLCC, 6.3V, X5R, ±20%)                                                                                                                                               | Usually connected to VDDCORE               |

AN5967 - Rev 2 page 7/44



- 1. n is the number of VDDIOx pins.
- 2. n is the number of V DDCORE pins.

For further details on package features, select Section 4: Package selection.

#### 3.3 Independent ADC supply and reference voltage

To improve the conversion accuracy and dynamic range, the ADC and reference have an independent power supply that can be filtered separately, and shielded from noise on the PCB.

The analog operating voltage supply (V<sub>DDA18ADC</sub>) is 1.8 V typical.

- The ADC/VREFBUF voltage supply input is available on a separate VDDA18ADC pin.
- **External VREF**: the user can connect a separate external reference voltage ADC input on VREF+. The voltage on VREF+ may range from 1.10 V to V<sub>DDA18ADC</sub>.
- Internal VREF: the user can enable an internal reference voltage on VREF+ in the VREFBUF block. The
  voltage on VREF+ can be selected from either 1.21 V or 1.5 V. With internal VREF available on the VREF+
  pin, it can be used externally (for example, for analog comparator references), if loading is kept within
  datasheet values.

#### 3.4 System pins

The table below describes all the system pins.

| System pin | Description          | Comments                                                                                                                                                                                                                      |
|------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA13       | JTMS/SWDIO           |                                                                                                                                                                                                                               |
| PA14       | JTCK/SWCLK           |                                                                                                                                                                                                                               |
| PA15       | JTDI                 | JTAG/SWD SIGNALS                                                                                                                                                                                                              |
| PB4        | NJTRST               |                                                                                                                                                                                                                               |
| PB5        | JTDO/TRACESWO        |                                                                                                                                                                                                                               |
| PWR_ON     | Output               | This is the core supply enable output. This pin can be used to enable some secondary supplies.                                                                                                                                |
| PDR_ON     | Input                | This pin is used during ST production tests. It must always be connected to VDDA18AON in the final application.                                                                                                               |
| PA5        | PWR_CSTOP            | This pin can be used to monitor the entry/exit to/from Stop mode.                                                                                                                                                             |
| PA10       | PWR_CSLEEP           | This pin can be used to monitor the entry/exit to/from Sleep mode.                                                                                                                                                            |
| BOOT0      | воото                | This pin can be used to choose the boot scheme.                                                                                                                                                                               |
| PA6        | BOOT1                | This pin can be used to choose the boot scheme.                                                                                                                                                                               |
| PG10       | BOOTFAIL             | This pin is switched on or toggled by the boot ROM during a serial boot, dev boot, or blocking failure. It is used by the boot ROM to send a minimal UART text trace in case of blocking failure (multiplexed with UART5_TX). |
| PC13       | TamperIN1/TamperOUT2 | This is the only active tamper in VBAT mode. This pin is supplied by $\ensuremath{V_{\text{SW}}}.$                                                                                                                            |
| NRST       | Input/Output         | This is the application pad reset input/output.                                                                                                                                                                               |

Table 5. System pins

#### 3.5 USB supplies

The USB supplies must be connected to the same source with independent decoupling whenever possible.

- V<sub>DD33USB</sub>: USB Hi-Speed PHY supply (3.3 V typical)
- V<sub>DDA18USB</sub>: external analog power supply for USB HS PHYs (1.8 V typical)

AN5967 - Rev 2 page 8/44



#### 3.6 Specific IO constraints related to voltage settings

 $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , and  $V_{DDIO5}$  must respect specific register settings and control sequences when used at 3/3.3 V or 1.8 V typical.

For further information, refer to the PWR section in the reference manual RM0486.

#### 3.7 System startup

The startup system is different from other STM32 MCU architectures that need only  $V_{DD}/V_{DDA18AON}$  to start up. Multiple voltage supplies must be applied with a specific sequence to start the device.

Figure 2 and Figure 3 demonstrate the system startup sequence from power-on in different supply and SMPS configurations.

V<sub>DDCORE</sub> supply from SMPS step-down converter (internal SMPS configuration)

Figure 2. Device startup with V<sub>DDCORE</sub> supplied directly from SMPS step-down converter



DT70450V3



- When the system is powered on, the POR monitors V<sub>DD</sub> and V<sub>DDA18AON</sub> supplies. Once the supplies are above the POR threshold level, the external voltage regulator providing V<sub>DDA18PMU</sub> and V<sub>DDSMPS</sub> supplies is enabled via the PWR\_ON signal.
- 2. The SMPS step-down converter is kept in reset as long as  $V_{DDA18PMU}$  and  $V_{DDSMPS}$  are not stable.
- 3. Once V<sub>DDA18PMU</sub> and V<sub>DDSMPS</sub> supplies are above the vdda18pmu\_ok threshold level, the SMPS step-down converter is taken out of reset, and the output level is set by default at 0.8 V (VOS low). The system is kept in reset mode as long as V<sub>DDCORE</sub> is stable.
- 4. Once V<sub>DDCORE</sub> supply surpasses the vddcore\_ok threshold level, the system is taken out of reset, and the HSI oscillator is enabled.
- 5. Once the oscillator is stable, the system is initialized: option bytes are loaded, and the CPU starts in Run mode.

V<sub>DDCORE</sub> supply in bypass mode (external SMPS configuration - SMPS off)

Figure 3. Device startup with V<sub>DDCORE</sub> supplied from an external regulator



The devices featuring the SMPS can also be used in bypass mode.

- When the system is powered on, the POR monitors V<sub>DD</sub> and V<sub>DDA18AON</sub> supplies. Once the supplies are above the POR threshold level, the external voltage regulator providing the V<sub>DDCORE</sub> supply is enabled via the PWR\_ON signal.
- 2. The system is kept in reset mode as long as V<sub>DDCORE</sub> is not stable.

DT70451V2

AN5967 - Rev 2 page 10/44



- 3. Once V<sub>DDCORE</sub> supply surpasses the vddcore\_ok threshold level, the system is taken out of reset, and the HSI oscillator is enabled.
- 4. Once the oscillator is stable, the system is initialized: option bytes are loaded and the CPU starts in run mode. The software must disable SMPS bit clearing SDEN in PWR\_CR1 as soon as possible.

#### STM32N6 power-up sequence

Follow the steps below:

- 1. Apply  $V_{DD}$ ,  $V_{BAT}$ , and  $V_{DD18AON}$ .
- 2. If V<sub>DDCORE</sub> is supplied from an external SMPS step-down converter, apply V<sub>DDCORE</sub> when the PWR\_ON signal is high. Otherwise, V<sub>DDCORE</sub> is internally generated (refer to the section *System supply startup and core domain* of the PWR section in the reference manual RM0486).
- 3. Then, apply the remaining power supplies in whatever order:  $V_{DDA18USB}$ ,  $V_{DD33USBCC}$ ,  $V_{DDA18CSI}$ ,  $V_{DDCSI}$ ,  $V_{DDA18ADC}$ ,  $V_{REF+}$ , and  $V_{DDSMPS}$ .

Note: The domains can be grouped together as follows to simplify the power supply design:

- V<sub>DDCSI</sub> and V<sub>DDCORE</sub>.
- V<sub>DDA18PLL</sub>, V<sub>DDIO2</sub>, V<sub>DDIO3</sub>, V<sub>DDIO4</sub>, V<sub>DDIO5</sub>, and V<sub>DDA18AON</sub>.
- V<sub>DDA18USB</sub>, V<sub>DDA18CSI</sub>, V<sub>DDA18ADC</sub>, V<sub>REF+</sub>.
- V<sub>DD33USBCC</sub> and V<sub>DD33USB</sub>.

#### STM32N6 power-down sequence

Apply the steps described from the power-on sequence in reverse order.

#### 3.8 SMPS configuration

The  $V_{DDCORE}$  domain is supported. The configuration is controlled through the SDEN bit in the PWR\_CR1 register.

Figure 4. System supply configurations



JT70449V3



## 4 Package selection

The package must be selected by considering the application requirements.

The list below summarizes the most frequent constraints:

- Number of interfaces required. Some interfaces are unavailable on some packages. Some interface combinations are unavailable on some packages. Refer to the product datasheet for details.
- PCB technology constraints: small pitch and high ball density may require more PCB layers and higher PCB classes, requiring stack-up with microvia (laser via) technology.
- Package height.
- PCB available area.
- Thermal constraints (larger packages have better thermal dissipation capabilities).

**Table 6. Package summary** 

| Characteristic | Size (mm) <sup>(1)</sup> |          |          |          |          |          |  |  |  |
|----------------|--------------------------|----------|----------|----------|----------|----------|--|--|--|
| Characteristic | 14x14                    | 10x10    | 10x10    | 12x12    | 8x8      | 6x6      |  |  |  |
| Pitch (mm)     | 0.8                      | 0.5      | 0.65     | 0.8      | 0.5      | 0.4      |  |  |  |
| Thickness      | N/A                      | N/A      | N/A      | N/A      | N/A      | N/A      |  |  |  |
| Number of IOs  | 165                      | 144      | 126      | 106      | 90       | 75       |  |  |  |
| Sales number   | VFBGA264                 | VFBGA223 | VFBGA198 | VFBGA178 | VFBGA142 | VFBGA169 |  |  |  |
| STM32N6x5      | X0                       | L0       | В0       | 10       | Z0       | A0       |  |  |  |
| STM32N6x7      | X0                       | L0       | B0       | 10       | Z0       | A0       |  |  |  |

<sup>1.</sup> Typical body size

Table 7. Package thermal characteristics

| Package  | θ <sub>JA</sub> | θЈВ  | θ <sub>JC</sub> (top) | $\Psi_{JB}$ | Ψ <sub>JC</sub> (top) |
|----------|-----------------|------|-----------------------|-------------|-----------------------|
| VFBGA264 | 30.4            | 20.4 | 9.8                   | 20.2        | 0.2                   |
| VFBGA223 | 31.9            | 19.5 | 10.1                  | 19.3        | 0.2                   |
| VFBGA198 | 32.0            | 19.7 | 10.2                  | 19.5        | 0.2                   |
| VFBGA178 | 27.8            | 16.5 | 9.0                   | 16.4        | 0.1                   |
| VFBGA169 | 40.3            | 24.5 | 12.9                  | 24.0        | 0.2                   |
| VFBGA142 | 36.6            | 22.3 | 10.9                  | 22.7        | 0.2                   |

Note: To obtain up-to-date reference availability, refer to the product datasheet.

AN5967 - Rev 2 page 12/44



## 5 Alternate function mapping to pins

To explore peripheral alternate function mapping to pins easily when using the STM32N6 MCUs, use the STM32CubeN6 tool, available on www.st.com.

Note:

The screenshot below is an example only, not specific to STM32N6 MCUs. The look and feel may differ from future CubeMX versions.

Clock Configuration Project Manager (2) Pinout view System view FOR. CA (POS) System Core (PR) (PR) (PTO) (TO) (STOL) (STOL) (PRIO.) (PCI) (PCC) (PCC) (PCI) (PCC) (PCI) (PCC) (PCI) (PCC) 2050) (P88) \$70(\_) (00 (P81) \$70(\_) (P01) (P02) (P01) (P02) (P81) (P81) (P81) (P81) (P81) (P81) (P81) PETING (PRT) (PRS) Multimedia PB6
Reset\_State
ADF1\_CCK1
DCMIPP\_D6
DCMI\_D6
DEBUG\_TRACE SCAP (SSAP) (PC13) (PH ) (PHS) (VEAL) (VSS) (VSS) (VSS) (VSS) (VSS) (PE3) (PE2) (PE2) (PE2) (PE2) 10000 (100M) (100M) (100M) (VOD) (VSS) (PST) (PST) (PST) (PST) (V33) (V33) (F33) (F34) (F34) (F3 (V3) (V3) (P3) (P3) (P3) (P3) Trace and Debug V00 V10 PF13 P05 P01 P0 COURT (CORCES) (CODERA) (CODERA) (CODERA) (CODERA) Power and Thermal PO7 (P14 ) (PGC (P10) (P16 ) (VB1CO) PT (PT) (PT) (PT) (PT) (VOD) ( FIIS (FIIS (FIE) (FIE) (VOD) (FIEDA) (VOD) (FIEDA) (VOD) (FIEDA) (VOD) (FIEDA) PGS (P1S) (P1S) (POS) (P3A1) (PGS) (PAS) (PAS) (PGS) (PES) (PES) (PES) (PAS) (PAS) (PES) (PES) (PES) F112) (VREF) (COLC.) (COLD.) (COLD.) (FA14) (FA11) (FA2) (F012) (F012) (F012) (F02) (F02) (F03) (F03) (F03) (F03) (F03) (F03) (F03) (F03)

0

Q

(NEW) (SEE) (SEE) (SEE) (NEW) (NEW)

Figure 5. STM32CubeMX example screenshot

DT71878V3

∨ Unused GPIOs: 181 / 184

AN5967 - Rev 2 page 13/44



#### 6 Clocks

Different clock sources can be used to drive the subsystem clocks:

- Internal clock signal:
  - HSI oscillator clock (high-speed internal clock signal): 64 MHz typical
  - MSI oscillator clock (multispeed internal clock signal): 4 MHz typical
- External clock signal:
  - HSE oscillator clock (high-speed external clock signal): 48 MHz typical

The devices have two secondary clock sources:

- LSI: 32 kHz low-speed internal RC, driving the independent watchdog and, optionally, the RTC used for autowake-up from the Stop and Standby modes.
- LSE (LSE crystal): 32.768 kHz low-speed external crystal, optionally driving the real-time clock (RTCCLK).

The RCC authorizes the access of four PLL clocks with the same features. A typical allocation is:

- PLL1: clock to the CPU, buses, and AXI storage areas
- PLL2: clock to NPU and NPU storage areas
- PLL3: clock to CACHEAXI RAM and Ethernet
- PLL4: clock to display, camera module, FDCAN, and other peripherals

Each clock source can be switched on or off independently when it is not used, to optimize power consumption. For the description of the clock tree and the details about the possible clock frequencies, refer to the product reference manual and datasheet.

AN5967 - Rev 2 page 14/44

#### 7 HSE oscillator

The high-speed external clock signal (HSE) can be generated from two possible clock sources:

- HSE user external clock
- HSE external crystal

Figure 6. HSE source clock



The possible configurations are:

- OSC OUT is tied to GND (max 1 kΩ): HSE digital bypass.
- OSC OUT is tied to VDDA18AON (max 1 kΩ): HSE analog bypass.
- OSC OUT high-Z or connected to a crystal: HSE crystal mode.

When the bypass is used, PWR\_ON can enable the external clock generator to save power (that is, disabled in Standby). In that case, the OSC\_IN clock input must be stable within 10 ms after the PWR\_ON rising edge occurs.

#### 7.1 External source - HSE bypass mode

In this mode, an external clock source must be provided. It can have a frequency ranging from 8 to 48 MHz. For the actual max value, refer to the product datasheet.

The external digital (VIL/VIH) or analog clock signal, with a duty cycle of about 50%, must drive the OSC\_IN pin.

#### 7.2 External crystal - HSE crystal mode

The external oscillator frequency ranges from 8 to 48 MHz. It has the advantage of producing a very accurate rate on the main clock.

Using a 40-MHz crystal frequency is a good choice to get accurate USB and PCIe<sup>®</sup> high-speed clocks. The oscillator mode is enabled by clearing the HSEBYP bit and setting the HSEON bit.

The crystal and the load capacitors must be connected as close as possible to the oscillator pins to minimize output distortion and startup stabilization time. The load capacitance values must be adjusted according to the selected crystal.

For CL1 and CL2 it is recommended to use NP0/C0G capacitors, selected to meet the load requirements of the crystal. CL1 and CL2 usually have the same value. The crystal manufacturer typically specifies a load capacitance, which is the series combination of CL1 and CL2. The PCB and pin capacitances must be included when sizing CL1 and CL2.

For further information, refer to the electrical characteristics and to the application note AN2867.

AN5967 - Rev 2 page 15/44

#### 8 LSE oscillator

The low-speed external clock signal (LSE) can be generated from two possible clock sources:

The LSE user external clock:

Figure 7. LSE external clock



The LSE external crystal/ceramic resonator:

Figure 8. LSE crystal resonators



8.1 External source - LSE bypass mode

In this mode, an external clock source must be provided. It can have a frequency of up to 40 kHz.

The external digital (VIL/VIH) or analog clock signal, with a duty cycle of approximately 50%, must drive the OSC32\_IN pin, while the OSC32\_OUT pin must be left high-Z.

The configuration of the bypass mode and the selection between digital and analog is done using the RCC registers (RCC\_CR register).

For further details, refer to the reference manual RM0486.

#### 8.2 External crystal - LSE crystal mode

The LSE crystal is a 32.768 kHz low-speed external crystal. It has the advantage of providing a low-power, but highly accurate, clock source to the real-time clock peripheral (RTC) for clock, calendar, or other timing functions.

The resonator and the load capacitors must be connected as close as possible to the oscillator pins to minimize output distortion and startup stabilization time. The load capacitance values CL1 and CL2 must be adjusted according to the selected oscillator.

It is recommended to use a medium-high or high drive on the LSE oscillator.

For further details, refer to the electrical characteristics in the product datasheet and to the application note AN2867.

DT75958V

T75959V1

AN5967 - Rev 2



## 9 Clock security system

The clock security system (CSS) detects failures of the LSE and HSE oscillators. For further details, refer to the reference manual RM0486.

#### 9.1 CSS on HSE

The clock security system can be activated by software. In this case, the clock detector is enabled after the HSE oscillator startup delay, and disabled when this oscillator is stopped.

If the CSS detects a failure on the HSE oscillator clock, it can generate an application reset.

#### 9.2 CSS on LSE

The clock security system can be activated by software. In this case, the clock detector is enabled after the LSE oscillator startup delay, and disabled when this oscillator is stopped.

If the CSS detects a failure on the LSE oscillator clock, it stops the RTC/TAMP clock source and signals the failure to the TAMP block for security protection and system wake-up.

AN5967 - Rev 2 page 17/44



## 10 Boot configuration

The BOOT0 and BOOT1 pins and one OTP word determine the boot mode on STM32N6 devices.

The BOOT1 is a nondedicated boot pin. If flash memory boot is selected, the flash memory device selection is done using OTP fuses. If serial boot is selected, interfaces can be disabled by fuse.

Note:

- The BOOT1 pin check has priority on the BOOT0 pin check.
- If the BOOT1 pin is not set, BOOT0 is checked.
- If the BOOT1 pin is selected but not allowed in the current life cycle, the BOOT0 pin is checked.

Table 8. Boot source description

| BOOT0 pin | BOOT1 pin | Boot source         | Interface                                     | OTP11 word value                                                 |
|-----------|-----------|---------------------|-----------------------------------------------|------------------------------------------------------------------|
| -         | 1         | Development boot    | -                                             | -                                                                |
|           |           |                     | XSPI serial NOR (in default, SPI, and single) | OTP11 [8:5] = 0x0011                                             |
|           |           |                     | XSPI HyperFlash <sup>™</sup> (8-bit)          | OTP11 [8:5] = 0x0101                                             |
|           |           | 0 Flash memory boot | eMMC SDMMC1                                   | OTP11 [8:5] = 0x0010                                             |
| 0         | 0         |                     | eMMC™ SDMMC2                                  | OTP11 [8:5] = 0x1000                                             |
|           |           |                     | SD-Card SDMMC1 (up to SD standard v6.0)       | OTP11 [8:5] = 0x0001                                             |
|           |           |                     | SD-Card SDMMC2 (up to SD standard v6.0)       | OTP11 [8:5] = 0x0111                                             |
| 1         | 4         |                     | USB boot: USB 2.0 OTG_HS                      | OTP11 [16:9] = 0x11111111x x= 0 USB enable, x=1 USB disable      |
|           | 0         | Serial boot         | UART boot (default mode)                      | OTP11 [16:9] = 0x1111111x1 x= 0<br>UART enable, x=1 UART disable |

Note:

Default modes correspond to no fused configuration on the OTP11 word.

BOOT0 = 0: OTP11 [8:5] = 0x0000 BOOT0 = 1: OTP11 [16:9] = 0x0000

For further details, refer to the user manual UM3234.

AN5967 - Rev 2 page 18/44



#### 11 Debug management

The host/target interface is the hardware equipment that connects the host to the application board. It consists of three components:

- A hardware debug tool
- A JTAG or SWD connector
- A cable connecting the host to the debug tool

#### 11.1 SWJ debug port (serial wire and JTAG)

The core of the STM32N6 MCUs integrates the serial wire/JTAG debug port (SWJ-DP). It is an Arm<sup>®</sup> standard CoreSight<sup>™</sup> debug port, combining a JTAG-DP (5-pin) interface and an SW-DP (2-pin) interface.

- The JTAG debug port (JTAG-DP) provides a 5-pin standard JTAG interface to the AHP-AP port.
- The serial wire debug port (SW-DP) provides a 2-pin (clock + data) interface to the AHB-AP port.

The two pins of the SW-DP are multiplexed with two of the five JTAG pins of the JTAG-DP.

#### 11.2 Debug LED

The PG10 (AF11) pin has specific BOOTFAILED behavior:

- During the boot phase, in the case of boot failure, the BOOTFAILED (PG10) pin is set to low open-drain, meaning the debug LED lights up brightly. In most cases, if secure boot is disabled, this fail is invisible as it immediately falls back to a UART/USB boot.
- During the UART/USB boot, the PG10 pin toggles open-drain at a rate of a few hertz until a connection starts; the debug LED blinks fast.
- In development boot mode, the PG10 pin is set to low open-drain, meaning the debug LED lights up brightly.
- In all other cases, the PG10 pin is kept in its reset value (high-Z until further software configuration).

The recommendation is to use this debug pin. The LED connection quickly shows the system activity, making PG10 perfect for quick low-level boot error signaling. In most cases, the LED circuitry does not conflict with usage for other purposes.

For further details, refer to the user manual UM3234.

AN5967 - Rev 2 page 19/44



#### 12 Recommendations

#### 12.1 PCB

For technical reasons, it is mandatory to use a multilayer PCB:

- A separate layer is dedicated to the ground (V<sub>SS</sub>).
- Another layer is dedicated to power supplies like V<sub>DD</sub>, V<sub>DDCPU</sub>, and V<sub>DDCORE</sub>.

This provides good decoupling and a good shielding effect.

#### 12.2 Component position

A preliminary layout of the PCB must separate the different circuits according to their EMI contribution. This reduces the cross-coupling on the PCB (noisy, high-current circuits, low-voltage circuits, and digital components).

#### 12.3 Ground and power supplies $(V_{SSx}, V_{DDx})$

Due to the large power and high frequencies involved in STM32N6 devices, it is mandatory to use the PCB with at least four layers, and with dedicated power planes for  $V_{SSX}$  and  $V_{DDX}$ .

#### 12.4 I/O speed settings

It is important to set the right output drive on I/Os to have sufficient rise and fall time, but also to avoid additional ringing and noise. When there are no specific requirements for I/O speed, it is mandatory to set GPIO IOSPEEDR to 0.

As a first approximation, the following drawings and tables can be used to select the correct settings quickly, according to signal frequency and capacitive load. This setting might need to be tailored in the case of a signal integrity issue. Whenever a GPIO\_OSPEEDR value of 2 or 3 is used, related I/O compensation must be enabled in SYSCFG.

There are five independent I/O compensations for each of the five independent I/O supplies:  $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , and  $V_{DDIO5}$ .

For further details, refer to the product datasheet and reference manual.

There are five independent I/O voltage sections ( $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , and  $V_{DDIO5}$ ), which, in some AFMUX setting cases, can be shared between different interfaces.

When  $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , or  $V_{DDIO5}$  work at 1.8 V, settings must be applied in PWR\_SVMCR1.VDDIO4VRSEL (for  $V_{DDIO4}$ ), PWR\_SVMCR2.VDDIO5VRSEL (for  $V_{DDIO5}$ ), and PWR\_SVMCR3.VDDIOxVRSEL (for  $V_{DD}$ ,  $V_{DDIO2}$ , and  $V_{DDIO3}$ ). Without these settings, the I/Os work in degraded mode.

Note:

To avoid I/O damage due to inappropriate settings, in addition to PWR settings, OTP bits (HSLV\_VDDIOx) must be programmed when a specific domain ( $V_{DD}$ ,  $V_{DDIO2}$ ,  $V_{DDIO3}$ ,  $V_{DDIO4}$ , or  $V_{DDIO5}$ ) is used below 2.5 V on a product. For further details, refer to the related sections in the reference manual RM0486.

#### 12.5 ESD/EMI protections

Electrostatic discharge (ESD) and electromagnetic interference (EMI) protections must be considered from the start of product development, as it can be very complex and expensive to add them later.

ESD and EMI are driven by global standards (such as IEC 61000 and JESD 22), which require certification in most countries, to allow mandatory marking to be applied on a product (such as CE and FCC). They are also driven by standardized interface certification or requirements (for example, USB).

Although the STM32N6 MCUs embed device-level ESD protection, external components must manage the final product protection, especially on interfaces with external user access in the final product (such as Ethernet, USB, and SD-Card). Some components provide ESD protection, as well as EMI common-mode filtering. For example, ECMF02-2AMX6 used on USB.

Section 13: Reference design examples provides examples of ESD/EMI protections. For further details, refer to the application note AN1709.

AN5967 - Rev 2 page 20/44



#### 12.6 Sensitive signals

When designing an application, the EMC (electromagnetic compatibility) performance can be improved by closely observing the following:

- Signals for which a temporary disturbance affects the running process permanently (such as interrupts and handshaking strobe signals, not the case for LED commands). For these signals, a surrounding ground trace, shorter lengths, and the absence of noisy or sensitive traces nearby (the crosstalk effect) improve the EMC performance. For digital signals, the best possible electrical margin must be reached for the two logical states and slow Schmitt triggers are recommended to eliminate parasitic states.
- Noisy signals (such as clocks).
- Sensitive signals (such as high-Z ones).

For more information, refer to the application note AN1709.

#### 12.7 Unused I/Os and features

The STM32N6 MCUs are designed for a wide range of applications. Often a particular application does not use 100% of the resources.

To increase the EMC performance, unused clocks, counters, or I/Os must not be left free. For example, I/Os must be set to "0" or "1" (external or internal pull-up or pull-down to the unused I/O pins) and unused features must be "frozen" or disabled.

AN5967 - Rev 2 page 21/44



#### 13 Reference design examples

This section provides examples to help the user connect major and critical interfaces to the STM32N6 MCUs.

#### 13.1 Clock

STM32N6 MCUs use two clock sources:

- LSE: 32.768 kHz crystal for the embedded RTC
- HSE: 8 to 48 MHz (crystal or external oscillator) as the main clock

Refer to Section 6: Clocks for more details.

Table 9. HSE BOM for oscillator or crystal example for NX2016SA - 40 MHz

| -  | Oscillator<br>(OSC_OUT = logic 0) | Crystal<br>(OSC_OUT = crystal pin) |
|----|-----------------------------------|------------------------------------|
| X1 | NZ2016SH 40 MHz                   | NX2016SA 40 MHz                    |
| R1 | 10 Ω                              | - (open)                           |
| R2 | 10 kΩ/30 KΩ <sup>(1)</sup>        | - (open)                           |
| R3 | - (open)/33 kΩ <sup>(1)</sup>     | 0 Ω                                |
| R4 | 1 kΩ                              | - (open)                           |
| C1 | - (open)                          | 6.8 pF                             |
| C2 | - (open)                          | 6.8 pF                             |
| C3 | 10 nF                             | - (open)                           |

<sup>1.</sup> For respectively VDD = 3.3 V and VDD = 1.8 V. In case of VDD = 3.3 V, a resistor divider formed by R2/(R3+R4) is required as the oscillator pin 1 (Enable) must be limited to a  $V_{DDA18AON}$  (1.8 V) voltage, which supplies the external oscillator.

#### **13.2** SD card

Note:

As boot is always done in "Standard" mode (3-V IOs), if the card is used by the application in UHS-I, a power cycle on the card supply is required after a Reset or Standby mode. NRSTC1MS can be used for this. Good signal integrity is dependent on the board, GPIO strength settings (GPIO\_OSPEEDR registers), and  $V_{DD}$  voltage.

When using  $V_{DDIO4}$  = 1.8 V, a setting of VDDIOxVRSEL can be required to ensure the adequate speed on pins used on SDMMC1 outputs. If needed, the impedance matching resistor must be placed as close as possible to the output driver pin. Values in the example below work in most cases, but can be tailored to IO drive strengths and PCB impedance.

Before the  $V_{CC\_SDCARD}$  shutdown (for example, before entering Standby mode), the SDMMC1 driver must set all signals going to the card to 0 or high-Z. The example is independent of MPU I/O voltage  $V_{DD}$  and relies on variable VDDIO4 that can be set either to 3.0/3.3 V, or 1.8 V typical using one of the following:

- SDVSEL1 (0 or high-Z = 3/3.3 V (default), 1 = 1.8 V) connected to an external regulator or other component managing the V<sub>DDIO4</sub> voltage
- A regular GPIO output connected to an external regulator or other component managing the V<sub>DDIO4</sub> voltage
- An I<sup>2</sup>C bus when used with PMIC

If no programmable  $V_{DDIO\_SDCARD}$  is available on the platform,  $V_{DDIO4}$  can be connected to  $V_{CC\_SDCARD}$ . In this case, UHS-I is not supported.

AN5967 - Rev 2 page 22/44





Figure 9. SD-Card with embedded level shifter connection

Note:

When switching to UHS-I mode ( $V_{DDIO4} = 1.8 \text{ V}$ ), VDDIOxVRSEL must be set only when  $V_{DDIO4}$  is within the 1.8 V allowed range. In case of a reset of the SD-Card to the legacy 3/3.3V range and to avoid damage to the I/Os, VDDIOxVRSEL must be cleared before the voltage is outside the 1.8 V allowed range.

#### 13.3 USB

Multiple USB options are possible. Examples are listed below:

- 1 × Hi-Speed USB device
- 1 x Hi-Speed USB device + 1 x USB Hi-Speed host (Figure 10. USB hi-speed host example)

The case of multiple Hi-Speed USB hosts using an external USB hub component is not described here.

Note:

In the case of on-board flash memory programming using the STM32CubeProgrammer, at least one USB with device capabilities is required. This is achieved with Figure 1, Figure 2, or Figure 1 with constraints.

Table 10. USB high-speed PCB routing recommendations

| Recommendation                                                                         | Min   | Тур  | Max     | Unit   |  |  |
|----------------------------------------------------------------------------------------|-------|------|---------|--------|--|--|
| Differential impedance                                                                 | 76.5  | 90   | 103.5   | Ω      |  |  |
| Single-ended impedance                                                                 | 38.25 | 45   | 51.75   | Ω      |  |  |
| Length matching within a pair (including package)                                      |       | -    | +50     | mils   |  |  |
|                                                                                        |       | -    | +1.27   | mm     |  |  |
| May trace length (up to connector or first active component)                           | -     | -    | 8       | inches |  |  |
| Max trace length (up to connector or first active component)                           | -     | -    | 203     | mm     |  |  |
| Max number of vias (recommended value)                                                 | -     | -    | 2       | -      |  |  |
| Distance between any differential trace and other signals                              | S-2S  | S-3S | or more | (1)    |  |  |
| Do not route over a power plane split. No stubs (point to point only). No right angles |       |      |         |        |  |  |

<sup>1.</sup> Definition can be found in the DDR memory routing guidelines.

#### 13.3.1 USB hi-speed host with Type-A connector (USBH)

A 200  $\Omega$  1% resistor should be connected between USBH HS TXRTUNE and V<sub>SS</sub>.

AN5967 - Rev 2 page 23/44





Figure 10. USB hi-speed host example

Note: VBUS 1A is also possible using STMPS2171 instead of STMPS2151.

#### 13.4 Ethernet

#### 13.4.1 10/100M Ethernet

Note: Good signal integrity is dependent on the board, GPIO strength settings (GPIO\_OSPEEDR registers), and V<sub>DD</sub> voltage.

When using VDD = 1.8 V, setting VDDIOxVRSEL may be required to ensure the adequate speed on the pins used on the ETHx outputs. If needed, the impedance matching resistors must be placed as close as possible to the output driver pin. The values in the example below work in most cases, but can be tailored to the I/O drive strengths and PCB impedance of each side.

AN8742A STM32 ETHx\_CLK (25 MHz Reference) 25 MHz clock XTAL1/CLKIN RCC XTAL2 ETH1\_RMII\_REF\_CLK (50 MHz) nINT/REFCLKO ETHx\_RMII\_CRS\_D CRS DV/MODE2 ETHx\_RMII\_RXD0 ETHx\_RMII\_RXD1 RXD1/MODE1 RXER/P ..... 47/ VDD 1k5 VDD 1k5 ETHx\_MDIO ETHx\_PHY\_INTN LED2/nINT/nPME/nINTSEL ТХР 1 10k GPIOxx 11-(10k)-WKUPx

Figure 11. 10/100M Ethernet PHY connection example

AN5967 - Rev 2 page 24/44



Note:

- 1. ETH1 is either ETH1 direct or ETHSW port2 (ETHSW is not available on some part numbers).
- 2. ETH2 is not available on some part numbers.
- 3. ETH3 is ETHSW port1. ETHSW is not available on some part numbers.
- 4. Decoupling capacitors are not shown.

As RCC cannot provide the 25 MHz reference clock to the PHY in low-power modes, the dedicated 25 MHz crystal is required on the PHY in case a "wake-up on LAN" (WOL) is needed for the platform.

Setting RCC PLLs to get 25 MHz output for PHY clocking can constrain other RCC frequencies. In this case, it is more flexible to put a dedicated 25 MHz crystal on the PHY.

Alternatively, if PHY allows it and if the RCC can provide a precise 50 MHz clock (to be checked with respect to HSE quartz frequency and RCC, other peripheral, or core clock frequency settings), the STM32N6 devices can provide a 50 MHz ETH\_CLK to the PHY, and REF\_CLK is left unconnected on both sides. This saves BOM and area, as well as power on some PHYs.

VDDI VDD1A VDD2 ETHx\_CLK (50 MHz Reference) XTAL2 ETHx\_RMII\_RXD RXD0/MODE0 ETHx\_RMII\_RXD1 RXD1/MODE1 RXER/PHYADO ¥ Yello LED2/nINT/nPMF 270 ETHX\_RMII\_TX\_EN

[22]
ETHX\_RMII\_TXD0

[22]
ETHX\_RMII\_TXD1

[22] ETH1 11111111 VDD 1k5 47/ ETHx\_MDC VDD 1k5 PHYAD[2:0] = 0b0 ETHx\_MDIO TXN ETHx\_PHY\_INTN nINT/REFCLKO GPIOxx -|--[10k]--Pxx

Figure 12. 10/100M Ethernet PHY connection (with REFCLK from RCC)

Note:

- 1. ETH1 is either ETH1 direct or ETHSW port2 (ETHSW is not available on some part numbers).
- 2. ETH2 is not available on some part numbers.
- 3. ETH3 is ETHSW port1. ETHSW is not available on some part numbers.
- 4. Decoupling capacitors are not shown.

As the RCC cannot provide the 50 MHz reference clock to the PHY in low-power modes, this option is not possible in case a a "wake-up on LAN" (WOL) is needed for the platform.

Setting RCC PLLs to get 50 MHz output for PHY clocking can constrain other RCC frequencies. In that case, this option is not possible.

AN5967 - Rev 2 page 25/44



| Table 11. | ETH R | kMII i | pins |
|-----------|-------|--------|------|
|-----------|-------|--------|------|

| Pin name          | Signal direction <sup>(1)</sup> | ETH1 <sup>(2)</sup> | ETH2 <sup>(3)</sup> | ETH3 <sup>(3)(4)</sup> | Comments                                           |
|-------------------|---------------------------------|---------------------|---------------------|------------------------|----------------------------------------------------|
| ETHx_CLK          | $\rightarrow$                   | PF3, PF5, PF8       | PF4, PG3            | _(5)                   | Optional 25 MHz or 50 MHz reference <sup>(6)</sup> |
| ETHx_RMII_REF_CLK | <b>←</b>                        | PA14                | PC0, PF6            | PA5                    | Optional if 50 MHz provided by ETHx_CLK            |
| ETHx_RMII_CRS_DV  | <b>←</b>                        | PA11                | PC3, PF8            | PA2                    | -                                                  |
| ETHx_RMII_RXD0    | <b>←</b>                        | PF1                 | PG0                 | PA9                    | -                                                  |
| ETHx_RMII_RXD1    | <b>←</b>                        | PC2                 | PC12                | PA10                   | -                                                  |
| ETHx_RMII_TX_EN   | $\rightarrow$                   | PA13                | PC4                 | PA3                    | -                                                  |
| ETHx_RMII_TXD0    | $\rightarrow$                   | PA15                | PC7                 | PA6                    | -                                                  |
| ETHx_RMII_TXD1    | $\rightarrow$                   | PC1                 | PC8                 | PA7                    | -                                                  |
| ETHx_MDC          | $\rightarrow$                   | PA9, PF0, PF4       | PC6, PG4, PH10      | _(7)                   | -                                                  |
| ETHx_MDIO         | $\rightarrow$                   | PA10, PF2, PF5      | PC5, PF9, PH11      | -                      | -                                                  |
| ETHx_PHY_INTN     | <b>←</b>                        | PA12, PC6, PF5      | PF5, PG3            | PA1                    | Optional                                           |

- 1.  $\rightarrow$  MPU to PHY,  $\leftarrow$  PHY to MPU.
- 2. Can also be used as ETHSW port2. ETHSW is not available on some part numbers.
- 3. Not available on some part numbers.
- 4. Equivalent to ETHSW port1.
- 5. If needed, ETH1\_CLK must be used.
- 6. As RCC cannot provide the reference clock to the PHY in low-power modes, a dedicated 25 MHz crystal is required on the PHY if "wake-up on LAN" (WOL) is needed for the platform.
- 7. ETH3 PHY share THE same MDC/MDIO pins as ETH1 PHY (need to use different address for the PHY).

#### 13.4.2 Gigabit Ethernet

Note:

Good signal integrity is dependent on the board, GPIO strength settings (GPIO\_OSPEEDR registers), and  $V_{DD}$  voltage.

When using  $V_{DD}$  = 1.8 V, setting VDDIOxRSEL can be required to ensure the adequate speed on pins used on ETHx outputs. If needed, the impedance matching resistors must be placed as close as possible to the output driver pin. The values in the example below work in most cases, but can be tailored to the I/O drive strengths and PCB impedance of each side.

AN5967 - Rev 2 page 26/44



DVDD\_RG AVDD3V3 DVDD3V3 VDD =  $3.3V \pm 5\%$ (PHY 3.3V can be shut down during STANDBY) RTL8211F(I)-CG 10/100/1000M AVDD10 (1.0V) STM32N6x Ethernet Transceiver REG\_OUT VDD AVDD10 ETHx\_CLK (25 MHz Reference) <del>در</del>ا⊢• XTAL\_OUT (EXT\_CLK) AVDD10 VDD Pull-up should be set by SW XTAL\_IN DVDD10 CLKOUT RXC (PHY\_AD1) CFG\_LDO1 = 0 Green A01=0 -1 4k7 \_RGMII\_RX\_CT RXCTL(PHY AD2) (CFG\_LDO1) LED2 AD2=0 1-4k7 \_RGMII\_RXD0 VDD RXDLY= 22 25 RXD0 (RXDLY) ETHx\_RGMII\_RXD1 22 24 RXD1 (TXDLY) (CFG\_EXT) LED0 ETHx RGMII RXD2 22 23 RXD2 (PLLOFF) ETHx\_RGMII\_RXD3 VDD PHY\_ADD 1 4k7 22 22 RXD3 (PHY\_ADO) (CFG\_LDOO) LED1 Yellow ETHx\_RGMII\_GTX\_CLK TXC ETHX\_RGMII\_TX\_CTL ETH1 TXCTL MDIN3 ETHx\_RGMII\_TXD0 TXD0 MDIP3 ETHx\_RGMII\_TXD1 TXD1 MDIN2 ETHx\_RGMII\_TXD2 111111111 ETHx\_RGMII\_TXD3 TXD2 MDIP2 TXD3 MDIN1 10/100/1000 ETHx MDC DVDD 1k5 RJ45 connector MDC MDIP1 with Magnetics ETHx\_MDIO MDIO MDIN0 and LEDs ETHx\_PHY\_INTN INTB / PMEB MDIP0 DVDD 10k Pxx WKUPx optional PWR PHYRSTB RSET DT71892V1 Pxx **GPIOxx** GPIO exposed thermal pad 100Ω differential traces  $50\Omega$  traces unless otherwise noted. Traces should be short with balanced length.

Figure 13. Gigabit Ethernet PHY connection with VDD = 3.3 V (RTL8211F)





AN5967 - Rev 2 page 27/44



Note:

- 1. ETH1 is either ETH1 direct or ETHSW port2 (ETHSW is not available on some part numbers).
- 2. ETH2 is not available on some part numbers.
- 3. ETH3 is ETHSW port1. ETHSW is not available on some part numbers.
- 4. Decoupling capacitors are not shown.

As RCC cannot provide the 25 MHz reference clock to the PHY in low-power modes, the dedicated 25 MHz crystal is required on the PHY in case "wake-up on LAN" (WOL) is needed for the platform.

Setting RCC PLLs to get 25 MHz output for PHY can constrain other RCC frequencies. In that case, it is more flexible to put a dedicated 25 MHz crystal on the PHY.

Figure 15. Gigabit Ethernet PHY connection with V<sub>DD</sub> = 1.8 V (RTL8211F)

DVDD\_RG AVDD3V3 DVDD3V3 VDD = 3.3V ± 5% (PHY 3.3V can be shut down during STANDBY) RTL8211F(I)-CG



Note:

- 1. ETH1 is either ETH1 direct or ETHSW port2 (ETHSW is not available on some part numbers).
- 2. ETH2 is not available on some part numbers.
- 3. ETH3 is ETHSW port1. ETHSW is not available on some part numbers.
- 4. Decoupling capacitors are not shown.

As RCC cannot provide the 25MHz reference clock to the PHY in low-power modes, the dedicated 25 MHz crystal is required on the PHY in case "wake-up on LAN" (WOL) is needed for the platform.

Setting RCC PLLs to get 25 MHz output for PHY can constrain other RCC frequencies. In that case, it is more flexible to put a dedicated 25 MHz crystal on the PHY.

AN5967 - Rev 2 page 28/44



Table 12. ETH RGMII pins

| Pin name           | Signal direction <sup>(1)</sup> | ETH1 <sup>(2)</sup> | ETH2 <sup>(3)</sup> | ETH3 (3)(4) | comments                                                 |
|--------------------|---------------------------------|---------------------|---------------------|-------------|----------------------------------------------------------|
| ETHx_CLK           | $\rightarrow$                   | PF3, PF5, PF8       | PF4, PG3            | _(5)        | Optional 25 MHz reference (6)                            |
| ETHx_RGMII_CLK125  | <b>←</b>                        | PC4, PH9            | PF8, PG2            | _(7)        | Optional if 125 MHz is fed internally from RCC to ETH IP |
| ETHx_RGMII_RX_CLK  | <b>←</b>                        | PA14                | PC0, PF6            | PA5         | -                                                        |
| ETHx_RGMII_RX_CTL  | <b>←</b>                        | PA11                | PC3, PF8            | PA2         | -                                                        |
| ETHx_RGMII_RXD0    | <b>←</b>                        | PF1                 | PG0                 | PA9         | -                                                        |
| ETHx_RGMII_RXD1    | <b>←</b>                        | PC2                 | PC12                | PA10        | -                                                        |
| ETHx_RGMII_RXD2    | <b>←</b>                        | PG0, PH12           | PA0, PF9            | PH7         | -                                                        |
| ETHx_RGMII_RXD3    | <b>←</b>                        | PC12, PH13          | PC11, PG1           | PH8         | -                                                        |
| ETHx_RGMII_GTX_CLK | $\rightarrow$                   | PC0                 | PF7                 | PH2         | -                                                        |
| ETHx_RGMII_TX_CTL  | <b>→</b>                        | PA13                | PC4                 | PA3         | -                                                        |
| ETHx_RGMII_TXD0    | $\rightarrow$                   | PA15                | PC7                 | PA6         | -                                                        |
| ETHx_RGMII_TXD1    | $\rightarrow$                   | PC1                 | PC8                 | PA7         | -                                                        |
| ETHx_RGMII_TXD2    | <b>→</b>                        | PC7, PH10           | PC9, PF10           | PH6         | -                                                        |
| ETHx_RGMII_TXD3    | <b>→</b>                        | PC8, PH11           | PC10, PF11          | PH3         | -                                                        |
| ETHx_MDC           | $\rightarrow$                   | PA9, PF0, PF4       | PC6, PG4, PH10      | _(8)        | -                                                        |
| ETHx_MDIO          | →<br>←                          | PA10, PF2, PF5      | PC5, PF9, PH11      | _(8)        | -                                                        |
| ETHx_PHY_INTN      | <b>←</b>                        | PA12, PC6, PF5      | PF5, PG3            | PA1         | Optional                                                 |

- 1.  $\rightarrow$  MPU to PHY,  $\leftarrow$  PHY to MPU.
- 2. Can also be used as ETHSW port2. ETHSW is not available on some part numbers.
- 3. Not available on some part numbers.
- 4. Equivalent to ETHSW port1.
- 5. If needed, ETH1\_CLK must be used.
- 6. As RCC cannot provide the reference clock to the PHY in low-power modes, a dedicated 25 MHz crystal is required on the PHY if "wake-up on LAN" (WOL) is needed for the platform.
- 7. If needed, ETH1\_RGMII\_CLK125 must be used.
- 8. ETH3 PHY share the same MDC/MDIO pins than ETH1 PHY (need to use a different address for the PHY).

#### 13.5 Camera serial interface

As pixel data received by the camera serial interface (CSI) are processed by DCMIPP, the parallel high-resolution sensor interface is not available when using CSI. In that case, a second parallel low-performance sensor is still possible using DCMI. Refer to the reference manual for details.

A 200 Ω 1% resistor must connect CSI\_REXT and V<sub>SS</sub>.

AN5967 - Rev 2 page 29/44





Figure 16. CSI example

Note:

- 1. Supplies and decoupling capacitors are not shown.
- 2. Image sensor controls are not shown (I2C for control, autofocus, and so on).

Table 13. CSI PCB routing recommendations

| Recommendation                                                                        | Min                                         | Тур  | Max     | Unit   |  |
|---------------------------------------------------------------------------------------|---------------------------------------------|------|---------|--------|--|
| Differential impedance                                                                |                                             | 100  | 110     | Ω      |  |
| Single-ended impedance                                                                | 45                                          | 50   | 55      | Ω      |  |
| Length matching within a pair (including package                                      |                                             | -    | +5      | mils   |  |
|                                                                                       |                                             | -    | +0.127  | mm     |  |
| I anothe matching between class and data union                                        | -100                                        | -    | +100    | mils   |  |
| Length matching between clock and data pairs                                          |                                             | -    | +2.54   | mm     |  |
| Many limbs laments (including appears modeled applica)                                |                                             | -    | 8       | inches |  |
| wax link length (including camera module cables)                                      | length (including camera module cables) 203 |      | mm      |        |  |
| Max number of vias (recommended value)                                                |                                             | -    | 2       | -      |  |
| Distance between any differential trace and other signals                             |                                             | S-35 | or more | -      |  |
| Do no route over a power plane split. No stubs (point to point only). No right angles |                                             |      |         |        |  |

AN5967 - Rev 2 page 30/44



# 14 Recommended PCB routing guidelines for STM32N6x5 and STM32N6x7

#### 14.1 PCB stack-up

To reduce the reflections on high-speed signals, the impedance between the source, sink, and transmission lines have to be matched. The impedance of a signal trace depends on its geometry and its position with respect to any reference plane.

The trace width and spacing between differential pairs for a specific impedance requirement is dependent on the chosen PCB stack-up. As there are limitations in the minimum trace width and spacing, which depend on the type of the PCB technology and cost requirements, a PCB stack-up needs to be chosen which addresses all the impedance requirements.

The minimum configuration that can be used is four or six layers stack-up. An eight-layer board may be required for very dense PCBs that have multiple SDRAM/SRAM/NOR/LCD components. The following stack-ups (See the two figures below) are intended as examples, which can be used as guide lines for a stack-up evaluation and selection.

These stack-up configurations place the GND plane next to the power plane to increase the capacitance and reduce the physical gap between GND and the power plane. So, high-speed signals on the top layer have a solid GND reference plane, which helps reduce the EMC emissions. Therefore, moving up in the layers and having a GND reference for each PCB signal layer improves the radiated EMC performance.

Figure 17. Layer PCB stack-up

Figure 18. Six layer PCB stack-up example



AN5967 - Rev 2 page 31/44



#### 14.2 Crystal oscillator

For further guidance on how to layout and route crystal oscillator circuits, refer to the application note AN2867.

#### 14.3 Power supply decoupling

An adequate power decoupling for STM32N6 MCUs is necessary to prevent excessive power and ground bounce noise. Refer to Table 4. Power supply pins.

The following recommendations must be followed:

- Place the decoupling capacitors as close as possible to the power and ground pins of the MCU. For BGA
  packages, it is recommended to place the decoupling capacitors on the opposing side of the PCB (see
  Figure 19. Decoupling capacitor placement depending on package type. Decoupling capacitor placement
  depending on package type).
- Add the recommended decoupling capacitors to as many  $V_{DD}/V_{SS}$  pairs as possible.
- Connect the decoupling capacitor pad to the power and ground plane with a wide and short trace/via. This
  reduces the series inductance, maximizes the current flow, and minimizes the transient voltage drops from
  the power plane and in turn reduces the ground bounce occurrence.

Figure 19. Decoupling capacitor placement depending on package type



Decoupling capacitor and STM32 MCU on the same side of the package (all packages except BGA)

Decoupling capacitor and STM32 MCU on the opposite sides of the package (BGA package )

The figure below shows an example of decoupling capacitor placement underneath the STM32N6 MCU, closer to the pins and with fewer vias.

Figure 20. Example of decoupling capacitor placed underneath



AN5967 - Rev 2 page 32/44



#### 14.4 High-speed signal layout

#### 14.4.1 SDMMC bus interface

#### Interface connectivity

The SD/SDIO MMC card host interface (SDMMC) provides an interface between the AHB peripheral bus and multimedia cards (MMCs), SD memory cards, and SDIO cards.

The SDMMC interface is a serial data bus interface that consists of a clock (CK), command signal (CMD), and eight data lines (D[0:7]).

#### Interface signal layout guidelines

- Reference the plane using GND or PWR (if PWR, add a 10 nf switching cap between PWR and GND).
- Trace impedance: 50 Ω ± 10%.
- All clock and data lines must have equal lengths to minimize any skew.
- The maximum skew between data and clock must be less than 250 ps @ 10 mm.
- The maximum trace length must be less than 120 mm. If the signal trace exceeds this trace-length/speed criteria, then a termination must be used.
- The trace capacitance must not exceed 20 pF at 3.3 V and 15 pF at 1.8 V.
- The maximum signal trace inductance must be less than 16 nH.
- Use the recommended pull-up resistance for CMD and data signals to prevent the bus from floating.
- The mismatch within data bus, data, and CK or CK and CMD must be below 10 mm.
- All data signals must have the same number of vias.

AN5967 - Rev 2 page 33/44



Note:

The total capacitance of the SD memory card bus is the sum of the bus controller capacitance CHOST, the bus capacitance CBUS itself and the capacitance CCARD of each card connected to this line. The total bus capacitance is CL= CHost + CBus + N\*CCard where the host is an STM32N6, the bus is all the signals, and the Card is an SD card.

The figures below show different typical use cases.

Figure 21. microSD<sup>™</sup> card interconnection example



Figure 22. SD card interconnection example



7767661/1

AN5967 - Rev 2 page 34/44



## 14.4.2 Flexible memory controller (FMC) interface

#### Interface connectivity

The flexible memory controller (FMC) includes three memory controllers:

- The NOR/PSRAM memory controller
- The NAND memory controller
- The synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) controller

The main purposes of the FMC are:

- To translate AXI transactions into the appropriate external device protocol
- To meet the access time requirements of the external memory devices

All external memories share the addresses, data, and control signals with the controller. Each external device is accessed by means of a unique chip select. The FMC performs only one access at a time to an external device. The main features of the FMC are the following:

- Interface with static-memory mapped devices including:
  - Static random-access memory (SRAM)
  - NOR flash memory/OneNAND flash memory
  - PSRAM (four memory banks)
  - NAND flash memory with ECC hardware to check up to 8 Kbytes of data
- Interface with synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) memories
- 8-,16-,32-bit data bus width
- Independent chip select control for each memory bank
- Independent configuration for each memory bank
- Write FIFO
- Read FIFO for SDRAM controller
- The maximum FMC\_CLK/FMC\_SDCLK frequency for synchronous accesses is the FMC kernel clock divided by two.

#### Interface signal layout guidelines

- For reference the plane using GND or PWR (if PWR), add 10 nf stitching cap between PWR and GND.
- Trace impedance: 50 Ω ± 10%.
- The maximum trace length must not exceed 120 mm. If the signal trace exceeds this trace-length / speed criteria, then a termination must be used.
- To reduce the crosstalk, it is strongly recommended to place data tracks on the different layers to the address and control lanes. However, when the data and address / control tracks coexist on the same layer they must be separated from each other by at least 5 mm.
- Match the trace lengths for the data group within ± 10 mm of each other to reduce any excessive skew.
- Serpentine traces (this is an "S" pattern to increase trace length) can be used to match the lengths.
- Placing the clock (SDCLK) signal on an internal layer, minimizes the noise (EMI). Route the clock signal at least three times the width of the trace away from other signals. To avoid unnecessary impedance changes and reflection, avoid the use of vias as much as possible. Serpentine routing is to be avoided also.
- Match the clock traces to the data/address group traces length to within ±10 mm.
- Match the clock trace length to each signal trace in the address and command groups to within ±10 mm (with maximum of ≤ 20 mm).
- Trace capacitances:
  - At 3.3 V, keep the trace capacitance within 20 pF with overall capacitive loading (including data address, SDCLK, and control) to no more than 30 pF.
  - At 1.8 V, keep the trace capacitance within 15 pF with overall capacitive loading (including data, address, SDCLK, and control) to no more than 20 pF.

#### 14.4.3 Extended-SPI interface (XSPI)

The XSPI interface provides communication with external high-speed volatile and nonvolatile memories. Thanks to its flexibility, it supports single-SPI, dual-SPI, quad-SPI, octo-SPI, and 16-bit protocol memories providing high performance, low pin count, and PCB design cost.

A dedicated external power supply for octo-SPI and hexa-SPI interfaces is available.

AN5967 - Rev 2 page 35/44



#### XSPI I/O manager (XSPIM)

The user can set a fully programmable premapping of the XSPI1 and XSPI2 ports signals with the XSPI I/O manager (XSPIM). It connects up to 16-bit external memory on the port 1, and up to 8-bit external memory on the port 2.

In direct mode, each XSPI directly drive the corresponding port (XSPI1 mapped to port 1, XSPI2 mapped to port 2). In Figure 23. XSPI direct mode example, a 16-bit SPI memory is connected to port 1 while an octo-SPI memory is connected to port2.

In swapped mode, the XSPI2 can be configured in 16-bit mode, and the XSPI1 can be configured in octal mode, to connect an external 16-bit memory on port 1, and to connect in a concurrent way an octal external memory connected to port 2 of the I/O manager.

In multiplexed mode, only one output port is used to access two memories. Each memory requests a dedicated chip select. The arbiter in the IO manager manages the access of XSPI1 and XSPI2 to the targeted memory. The external memories can be two separate chips or embedded in a single multichip package.

The multiplexed mode can be very useful for some packages where the port2 (or port1) is not mapped. In Figure 24. XSPI multiplexed interconnection example , the same bus of port 1 is shared between two external 16-bit SPI memories.

For additional descriptions of use cases, refer to the XSPI I/O manager (XSPIM) section in the document .

AN5967 - Rev 2 page 36/44



#### Interface signal layout guidelines

- Reference the plane using GND or PWR (if PWR, add 10 F stitching capacitor between PWR and GND).
- Trace impedance: 50 Ω for single-ended and 100 Ω for differential pairs (CLK/NCLK).
- The maximum trace length must be less than120 mm. If the signal trace exceeds this trace-length/speed criterion, then a termination must be used.
- Avoid using multiple signal layers for the data signal routing.
- Route the clock signal at least three times the width of the trace away from other signals. To avoid unnecessary impedance changes and reflection, avoid the use of vias as much as possible. Serpentine routing is to be avoided also.
- Match the trace lengths for the data group within ± 10 mm of each other to reduce any excessive skew.
- Serpentine traces (this is an "S" shape pattern to increase trace length) can be used to match the lengths.
- Avoid using a serpentine routing for the clock signal and use via(s) as little as possible for the whole path.
   A via alters the impedance and adds a reflection to the signal.
- Avoid discontinuities on high speed traces. Such as vias and SMD components. If SMD components are needed, place these components symmetrically to ensure good signal quality



Figure 23. XSPI direct mode example

Note: Two octo-SPI memories accessed in XSPI dual octal mode can replace the 16-bit SPI memory.

F76767\/1



Figure 24. XSPI multiplexed interconnection example

Note:  $V_{DD}$ ,  $V_{DD\_MEM1}$ ,  $V_{DD\_MEM2}$  supply voltage names are completely independent.

#### 14.4.4 ADF interface

The audio digital filter (ADF) is a high-performance module dedicated to the connection of external sigma-delta  $(\Sigma\Delta)$  modulators, and specially the digital microphones. It is mainly targeted for the following applications: audio capture signals, metering. The ADF features one digital serial interface (SITF0) and one digital filter (DFLT0) with flexible digital processing options in order to offer up to 24-bit final resolution.

The ADF serial interface supports several standards allowing the connection of various  $\Sigma\Delta$  modulator sensors: SPI interface, Manchester coded 1-wire interface, PDM interface. For further information, refer to the reference manual RM0486.

#### 14.4.5 Embedded trace macrocell (ETM)

#### Interface connectivity

The ETM enables the reconstruction of the program execution. The data is traced using the data watchpoint and trace (DWT) component or the instruction trace macrocell (ITM) whereas instructions are traced using the embedded trace macrocell (ETM). The ETM interface is synchronous with the four data bus lines D[0:3] and the clock signal CLK.

#### Interface signals layout guidelines:

- Reference the plane using GND or PWR (if PWR, add 10 F stitching capacitor between PWR and GNDTrace impedance: 50  $\Omega$  ± 10%.
- All the data traces must be as short as possible (≤25 mm).
- Trace the lines, which must run on the same layer with a solid ground plane underneath it without vias.
- Trace the clock, which must have only a point-to-point connection. Any stubs must be avoided.

It is strongly recommended also for other (data) lines to be point-to-point only. If any stubs are needed, they must be as short as possible. If long stubs are required, there must be a possibility to optionally disconnect them (for example, by jumpers).

AN5967 - Rev 2 \_\_\_\_\_\_ page 38/44

DT76768V1



## **Revision history**

Table 14. Document revision history

| Date        | Version | Changes                                                                                                                                                                                                                  |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Nov-2024 | 1       | Initial release                                                                                                                                                                                                          |
|             |         | Updated document title.                                                                                                                                                                                                  |
|             |         | Changed all V <sub>CORE</sub> occurrences into V <sub>DDCORE</sub> .                                                                                                                                                     |
|             |         | Moved the note concerning ground pins and section <i>Decoupling power figures</i> to Section 3.2: Secondary power supplies. Updated list of external devices and Table 4. Power supply pins in Decoupling power figures. |
|             |         | Added Section 3.4: System pins.                                                                                                                                                                                          |
| 12-May-2025 | 2       | Added STM32N6 power-up sequence and STM32N6 power-down sequence in Section 3.7: System startup.                                                                                                                          |
| 12-May-2025 |         | Added Table 7. Package thermal characteristics.                                                                                                                                                                          |
|             |         | Updated Figure 5. STM32CubeMX example screenshot.                                                                                                                                                                        |
|             |         | Replaced VDDIO1 by VDDIO5 in Section 12.4: I/O speed settings and by VDDIO4 in Section 13.2: SD card.                                                                                                                    |
|             |         | Updated list of USB options in Section 13.3: USB. Removed note 1 from Table 13. CSI PCB routing recommendations.                                                                                                         |
|             |         | Added Section 14: Recommended PCB routing guidelines for STM32N6x5 and STM32N6x7.                                                                                                                                        |

AN5967 - Rev 2 page 39/44



## **Contents**

| 1  | General information |                                                                  |    |  |  |  |  |
|----|---------------------|------------------------------------------------------------------|----|--|--|--|--|
| 2  | Terminology3        |                                                                  |    |  |  |  |  |
| 3  | Pow                 | Power supplies                                                   |    |  |  |  |  |
|    | 3.1                 | Main power supplies                                              | 5  |  |  |  |  |
|    | 3.2                 | Secondary power supplies                                         | 6  |  |  |  |  |
|    | 3.3                 | Independent ADC supply and reference voltage                     | 8  |  |  |  |  |
|    | 3.4                 | System pins                                                      | 8  |  |  |  |  |
|    | 3.5                 | USB supplies                                                     | 8  |  |  |  |  |
|    | 3.6                 | Specific IO constraints related to voltage settings              | 9  |  |  |  |  |
|    | 3.7                 | System startup                                                   | 9  |  |  |  |  |
|    | 3.8                 | SMPS configuration                                               | 11 |  |  |  |  |
| 4  | Pack                | rage selection                                                   | 12 |  |  |  |  |
| 5  | Alte                | rnate function mapping to pins                                   | 13 |  |  |  |  |
| 6  | Cloc                | ks                                                               | 14 |  |  |  |  |
| 7  | HSE                 | oscillator                                                       | 15 |  |  |  |  |
|    | 7.1                 | External source - HSE bypass mode                                | 15 |  |  |  |  |
|    | 7.2                 | External crystal - HSE crystal mode                              | 15 |  |  |  |  |
| 8  | LSE                 | oscillator                                                       | 16 |  |  |  |  |
|    | 8.1                 | External source - LSE bypass mode                                | 16 |  |  |  |  |
|    | 8.2                 | External crystal - LSE crystal mode                              | 16 |  |  |  |  |
| 9  | Cloc                | Clock security system                                            |    |  |  |  |  |
|    | 9.1                 | CSS on HSE                                                       | 17 |  |  |  |  |
|    | 9.2                 | CSS on LSE                                                       | 17 |  |  |  |  |
| 10 | Boot                | t configuration                                                  | 18 |  |  |  |  |
| 11 | Deb                 | ug management                                                    | 19 |  |  |  |  |
|    | 11.1                | SWJ debug port (serial wire and JTAG)                            | 19 |  |  |  |  |
|    | 11.2                | Debug LED                                                        | 19 |  |  |  |  |
| 12 | Reco                | ommendations                                                     | 20 |  |  |  |  |
|    | 12.1                | PCB                                                              | 20 |  |  |  |  |
|    | 12.2                | Component position                                               | 20 |  |  |  |  |
|    | 12.3                | Ground and power supplies (V <sub>SSx</sub> , V <sub>DDx</sub> ) | 20 |  |  |  |  |
|    | 12.4                | I/O speed settings                                               | 20 |  |  |  |  |
|    | 12.5                | ESD/EMI protections                                              | 20 |  |  |  |  |



|      | 12.6    | Sensitiv   | ve signals                                             | 21 |  |  |  |  |
|------|---------|------------|--------------------------------------------------------|----|--|--|--|--|
|      | 12.7    | Unused     | d I/Os and features                                    | 21 |  |  |  |  |
| 13   | Refe    | rence d    | lesign examples                                        | 22 |  |  |  |  |
|      | 13.1    | Clock.     |                                                        | 22 |  |  |  |  |
|      | 13.2    | .2 SD card |                                                        |    |  |  |  |  |
|      | 13.3    |            | 23                                                     |    |  |  |  |  |
|      |         | 13.3.1     | USB hi-speed host with Type-A connector (USBH)         | 23 |  |  |  |  |
|      | 13.4    | Etherne    | et                                                     | 24 |  |  |  |  |
|      |         | 13.4.1     | 10/100M Ethernet                                       | 24 |  |  |  |  |
|      |         | 13.4.2     | Gigabit Ethernet                                       | 26 |  |  |  |  |
|      | 13.5    | Camera     | a serial interface                                     | 29 |  |  |  |  |
| 14   | Reco    | mmeno      | ded PCB routing guidelines for STM32N6x5 and STM32N6x7 | 31 |  |  |  |  |
|      | 14.1    | PCB st     | ack-up                                                 | 31 |  |  |  |  |
|      | 14.2    | Crystal    | oscillator                                             | 32 |  |  |  |  |
|      | 14.3    | Power      | supply decoupling                                      | 32 |  |  |  |  |
|      | 14.4    | High-sp    | peed signal layout                                     | 33 |  |  |  |  |
|      |         | 14.4.1     | SDMMC bus interface                                    | 33 |  |  |  |  |
|      |         | 14.4.2     | Flexible memory controller (FMC) interface             | 35 |  |  |  |  |
|      |         | 14.4.3     | Extended-SPI interface (XSPI)                          | 35 |  |  |  |  |
|      |         | 14.4.4     | ADF interface                                          |    |  |  |  |  |
|      |         | 14.4.5     | Embedded trace macrocell (ETM)                         | 38 |  |  |  |  |
| Rev  | ision l | history    |                                                        | 39 |  |  |  |  |
| List | of tab  | les        |                                                        | 42 |  |  |  |  |
| List | of fig  | ures       |                                                        | 43 |  |  |  |  |



## **List of tables**

| Table 1.  | Reference documents                                             | . 2 |
|-----------|-----------------------------------------------------------------|-----|
| Table 2.  | Acronyms                                                        | . 3 |
| Table 3.  | Main power supplies                                             | . 6 |
| Table 4.  | Power supply pins                                               |     |
| Table 5.  | System pins                                                     | . 8 |
| Table 6.  | Package summary                                                 | 12  |
| Table 7.  | Package thermal characteristics                                 | 12  |
| Table 8.  | Boot source description                                         | 18  |
| Table 9.  | HSE BOM for oscillator or crystal example for NX2016SA - 40 MHz | 22  |
| Table 10. | USB high-speed PCB routing recommendations                      | 23  |
| Table 11. | ETH RMII pins                                                   | 26  |
| Table 12. | ETH RGMII pins                                                  | 29  |
| Table 13. | CSI PCB routing recommendations                                 | 30  |
| Table 14. | Document revision history                                       | 39  |



# **List of figures**

| Figure 1.  | Power supply overview                                                                   | . 5 |
|------------|-----------------------------------------------------------------------------------------|-----|
| Figure 2.  | Device startup with V <sub>DDCORE</sub> supplied directly from SMPS step-down converter | . 9 |
| Figure 3.  | Device startup with V <sub>DDCORE</sub> supplied from an external regulator             | 10  |
| Figure 4.  | System supply configurations                                                            | 11  |
| Figure 5.  | STM32CubeMX example screenshot                                                          | 13  |
| Figure 6.  | HSE source clock                                                                        | 15  |
| Figure 7.  | LSE external clock                                                                      | 16  |
| Figure 8.  | LSE crystal resonators                                                                  | 16  |
| Figure 9.  | SD-Card with embedded level shifter connection                                          | 23  |
| Figure 10. | USB hi-speed host example                                                               | 24  |
| Figure 11. | 10/100M Ethernet PHY connection example                                                 | 24  |
| Figure 12. | 10/100M Ethernet PHY connection (with REFCLK from RCC)                                  | 25  |
| Figure 13. | Gigabit Ethernet PHY connection with VDD = 3.3 V (RTL8211F)                             | 27  |
| Figure 14. | Gigabit Ethernet PHY connection (ADIN1300xCPZ)                                          | 27  |
| Figure 15. | Gigabit Ethernet PHY connection with V <sub>DD</sub> = 1.8 V (RTL8211F)                 | 28  |
| Figure 16. | CSI example                                                                             | 30  |
| Figure 17. | Layer PCB stack-up                                                                      | 31  |
| Figure 18. | Six layer PCB stack-up example                                                          | 31  |
| Figure 19. | Decoupling capacitor placement depending on package type                                | 32  |
| Figure 20. | Example of decoupling capacitor placed underneath                                       | 32  |
| Figure 21. | microSD <sup>™</sup> card interconnection example                                       | 34  |
| Figure 22. | SD card interconnection example                                                         | 34  |
| Figure 23. | XSPI direct mode example                                                                | 37  |
| Figure 24  | XSPI multiplexed interconnection example                                                | 38  |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2025 STMicroelectronics – All rights reserved

AN5967 - Rev 2 page 44/44